#### **Features**

- Supply Voltage up to 40V
- Operating Voltage V<sub>S</sub> = 5V to 18V
- Slew Rate Control according to LIN Specification 2.0
- Supply Current during Sleep Mode Typically 10 μA
- Supply Current in Silent Mode Typically 40 μA
- Linear Low-drop Voltage Regulator:
  - Normal Mode:  $V_{CC}$  = 5V ±2%/50 mA - Silent Mode:  $V_{CC}$  = 5V ±7%/50 mA
  - Sleep Mode: V<sub>CC</sub> is Switched Off
- V<sub>CC</sub> Undervoltage Detection (10 ms Reset time) and Watchdog Reset Logically Combined at Output NRES
- Possibility of Boosting the Voltage Regulator with an External NPN Transistor
- LIN Physical Layer according to LIN Specification 2.0
- Wake-up Capability via LIN Bus or WAKE Pin
- Wake-up Recognition
- TXD Time-out Timer
- Debug Mode Watchdog Is Switched Off
- 60V Load Dump Protection at LIN Pin
- . Bus Pin is Overtemperature and Short Circuit Protected versus GND and Battery
- Adjustable Watchdog Time via External Resistor
- Positive and Negative Trigger Input for Watchdog
- 5V CMOS Compatible I/O Pins to MCU
- Analog Temperature Monitor Output
- . High EMC and ESD Level
- Package: QFN 5 × 5 with 20 Pins

## 1. Description

The ATA6621N is a fully integrated LIN transceiver, complying with the LIN specification, and with a low-drop voltage regulator for 5V/50 mA output and a window watchdog adjustable via an external resistor. In this QFN20 package, the voltage regulator is able to source 50 mA at  $V_{\rm S}=18V$  even at an ambient temperature of  $105^{\circ}\text{C}$ . The output current of the regulator can be boosted by using an external NPN transistor. This combination makes it possible to develop simple, but powerful and cheap, slave nodes in LIN bus systems. ATA6621N is designed to handle the low speed data communication in vehicles, for example, in convenience electronics. Improved slope control at the LIN driver ensures secure data communication up to 20 kBaud. The bus output is capable of withstanding 60V. Sleep mode and Silent mode guarantee a very low current consumption.



# LIN Transceiver with 5V Regulator and Watchdog

## **ATA6621N**





Figure 1-1. Block Diagram



# 2. Pin Configuration

Figure 2-1. Pinning QFN20



Table 2-1. Pin Description

| Pin Descrip | blion                                                                                               |
|-------------|-----------------------------------------------------------------------------------------------------|
| Symbol      | Function                                                                                            |
| EN          | Enables the device into Normal mode                                                                 |
| PTRIG       | High-level watchdog trigger input from microcontroller; if not needed, leave open or connect to GND |
| NTRIG       | Low-level watchdog trigger input from microcontroller; if not needed, leave open or connect to VCC  |
| WAKE        | High-voltage input for local wake-up request; if not needed, connect to VS                          |
| GND         | System ground                                                                                       |
| NC          | Not connected                                                                                       |
| LIN         | LIN bus line input/output                                                                           |
| NC          | Not connected                                                                                       |
| RXD         | Receive data output                                                                                 |
| NC          | Not connected                                                                                       |
| TXD         | Transmit data input; active low output (strong pull down) after a local wake-up request             |
| NRES        | Output undervoltage and watchdog reset                                                              |
| WD_OSC      | External resistor for adjustable watchdog timing                                                    |
| TM          | For factory testing only (tie to ground)                                                            |
| MODE        | For debug mode, high watchdog off, low watchdog on                                                  |
| GND         | Additional ground                                                                                   |
| TEMP        | Chip temperature output pin; if not needed connect to GND                                           |
| PVCC        | 5V regulator sense input pin                                                                        |
| VCC         | 5V regulator output/driver pin                                                                      |
| VS          | Battery supply                                                                                      |
| Backside    | Heat slug is connected to GND (pin 5)                                                               |
|             | Symbol EN PTRIG NTRIG WAKE GND NC LIN NC RXD NC TXD NRES WD_OSC TM MODE GND TEMP PVCC VS            |





### 3. Functional Description

#### 3.1 Physical Layer Compatibility

Since the LIN physical layer is independent from higher LIN layers (e.g., the LIN protocol layer), all nodes with a LIN physical layer according to revision 2.0 can be mixed with LIN physical layer nodes, which, according to older versions (i.e., LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3), are without any restrictions.

#### 3.2 Supply Pin (VS)

The LIN operating voltage is  $V_S = 5V$  to 18V. An undervoltage detection is implemented to disable transmission if  $V_S$  falls below 5V in order to avoid false bus messages. In this case the NRES switches to low and the IC enters pre-normal mode. After switching on VS, the IC starts with the Pre-normal mode and the voltage regulator is switched on (that is, 5V/50 mA output capability).

The supply current in Sleep mode is typically 10  $\mu$ A, and 40  $\mu$ A in Silent mode.

#### 3.3 Ground Pin (GND)

The IC is neutral on the LIN pin in case of GND disconnection; it can handle a ground shift up to 3V for supply voltage at the VS pin above 9V.

#### 3.4 Undervoltage Reset Output (NRES)

This push-pull output is supplied from the  $V_{CC}$  voltage. If the  $V_{CC}$  voltage falls below the undervoltage detection threshold of  $V_{thun}$ , NRES switches to low after  $t_{res\_f}$  (Figure 3-7 on page 13) except the IC is switched into Sleep mode. Even if  $V_{CC}$  = 0V the NRES stays low, because it is internally driven from the  $V_S$  voltage. If  $V_S$  voltage ramps down, NRES stays until  $V_S$  < 1.5V and then becomes highly resistant.

The implemented undervoltage delay keeps NRES low for  $t_{Reset} = 10$  ms after  $V_{CC}$  reaches its normal value.

#### 3.5 Voltage Regulator Output Pin (VCC)

The internal 5V voltage regulator is capable of driving loads with up to 50 mA of current consumption; it is able to supply the microcontroller and other ICs on the PCB. It is protected against overloads by means of current limitation and overtemperature shutdown. Furthermore, the output voltage is monitored and will cause a reset signal at the NRES output pin if the output voltage drops below a defined threshold  $V_{thun}$ . To boost up the maximum load current, an external NPN transistor may be used with its base connected to the VCC pin and its emitter connected to PVCC.

#### 3.6 Voltage Regulator Sense Pin (PVCC)

This is the sense input pin of the 5V voltage regulator. For normal applications (that is, when only using the internal output transistor), this pin is connected to the VCC pin. If an external boosting transistor is used, the PVCC pin must be connected to the output of this transistor, its emitter terminal.

#### 3.7 Bus Pin (LIN)

A low side driver with internal current limitation and thermal shutdown, and an internal pull-up resistor in compliance with LIN specification 2.0 is implemented. This is a self-adapting current limitation; that is, during current limitation, as the chip temperature increases, the current decreases. The allowed voltage range is between –40V and +60V. Reverse currents from the LIN bus to VS are suppressed, even in case of ground shifts or battery disconnection. LIN receiver thresholds are compatible to the LIN protocol specification. The fall time from recessive bus state to dominant, and the rise time from dominant bus state to recessive are slope controlled.

#### 3.8 Input/Output Pin (TXD)

This pin is the microcontroller interface to control the state of the LIN output. TXD must be pulled to ground in order to have the LIN bus low. If TXD is high, the LIN output transistor is turned off and the bus is in the recessive state, pulled up by the internal resistor.

#### 3.9 TXD Dominant Time-out Function

The TXD input has an internal pull-up resistor. An internal timer prevents the bus line from being driven permanently in the dominant state. If TXD is forced to low longer than  $t_{DOM} > 6$  ms, the LIN bus driver is switched to the recessive state. To reset this dominant time-out mode, TXD must be switched to high (> 10  $\mu$ s) before normal data transmission can be started.

#### 3.10 Output Pin (RXD)

This pin reports the state of the LIN bus to the microcontroller. LIN high (recessive state) is reported by a high level at RXD, LIN low (dominant state) is reported by a low level at RXD. The output has an internal pull-up structure with typically 5 k $\Omega$  to V<sub>CC</sub>. The AC characteristics can be defined with an external load capacitor of 20 pF.

The output is short-circuit protected. In Unpowered mode (that is,  $V_S = 0V$ ), RXD is switched off.

#### 3.11 Enable Input Pin (EN)

This pin controls the operation mode of the interface. If EN is high, the interface is in Normal mode, with transmission paths from TXD to LIN and from LIN to RXD both being active. The  $V_{\rm CC}$  voltage regulator is operating with 5V  $\pm 2\%/50$  mA output capability.

If EN is switched to low while TXD is still high, the device is forced to Silent mode. No data transmission is then possible and the current consumption is reduced to  $I_{VS} = 50 \,\mu\text{A}$ . The current capability of the  $V_{CC}$  regulator is also 50 mA, but the  $V_{CC}$  tolerance is between 4.65V and 5.35V.

If EN is switched to low while TXD is low, the device is forced to Sleep mode. No data transmission is possible and the voltage regulator is switched off.

#### 3.12 Wake Input Pin (WAKE)

This pin is a high voltage input used to wake the device up from Sleep mode. It is usually connected to an external switch in the application to generate a local wake-up. A pull-up current source with typically 10  $\mu$ A is implemented.

If you don't need a local wake-up in your application, connect pin WAKE directly to pin VS.





#### 3.13 MODE Input Pin

For normal watchdog operation connect pin MODE via an external resistor to GND (see Figure 5-2 on page 24). For debugging your software you can connect pin MODE to 5V and the watchdog is switched off.

#### 3.14 TM Input Pin

Pin TM is used in final production measurement at Atmel<sup>®</sup>. In the application it is always connected to GND.

#### 3.15 Modes of Operation

Figure 3-1. Modes of Operation



#### 3.15.1 Normal Mode

This is the normal transmitting and receiving mode. The voltage regulator is in normal mode and can source 50 mA. The undervoltage detection is activated. The watchdog needs a trigger signal from PTRIG or NTRIG to avoid resets at NRES.

#### 3.15.2 Silent Mode

A falling edge at EN while TXD is high switches the IC into Silent mode. The TXD signal has to be logic high during the Mode Select window (Figure 3-2 on page 7). For EN and TXD either two independent outputs can be used, or two outputs from the same microcontroller port; in the second case, the mode change is only one command. In Silent mode, the transmission path is disabled. Supply current from  $V_{\text{Bat}}$  is typically  $I_{VSsi} = 40 \,\mu\text{A}$  with no load at the VCC regulator.

The overall supply current from  $V_{Bat}$  is the addition of 40  $\mu A$  plus the  $V_{CC}$  regulator output current  $I_{VCCs}$ .

In Silent mode, the 5V regulator is in low tolerance mode (4.65V to 5.35V) and can source up to 50 mA. The internal slave termination between pin LIN and pin VS is disabled to minimize the power dissipation in case pin LIN is shorted to GND. Only a weak pull-up current (typically  $10 \mu A$ ) between pin LIN and pin VS is present.

The Silent mode voltage tolerance is sufficient to run the internal timers of the microcontroller. The undervoltage reset is now  $V_{ccthS} < 4.4V$ . If an undervoltage condition occurs, the NRES is switched to low and the ATA6621N changes state to Pre-normal mode.

A falling edge at pin LIN followed by a dominant bus level maintained for a certain time period (t<sub>bus</sub>) results in a remote wake-up request. The device switches from Silent mode to Pre-normal mode. The internal LIN slave termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller. (Figure 3-3 on page 8)

With EN high, you can switch directly from Silent mode to Normal mode.









Figure 3-3. LIN Wake-up Waveform Diagram from Silent Mode



#### 3.15.3 Sleep Mode

The falling edge at EN has to occur not more than  $t_{DOMmin} = 6$  ms after or 3.2  $\mu$ s before the falling edge at TXD in order to switch the IC into Sleep mode. The TXD Signal has to stay logic low during the Mode Select window (Figure 3-4). See also section "Silent Mode" on page 6.

In Sleep mode the transmission path is disabled. Supply current from  $V_{Bat}$  is typically  $I_{VSsleep}$  = 10  $\mu$ A. The  $V_{CC}$  regulator is switched off. NRES and RXD are low. The internal slave termination between pin LIN and pin VS is disabled to minimize the power dissipation in case pin LIN is shorted to GND. Only a weak pull-up current (typically 10  $\mu$ A) between pin LIN and pin VS is present.

A falling edge at pin LIN followed by a dominant bus level maintained for a certain time period  $(t_{bus})$  results in a remote wake-up request. The device switches from Sleep mode to Pre-normal mode. The VCC regulator is activated and the internal LIN slave termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller. (Figure 3-5 on page 10)

With EN high you can switch directly from Silent mode to Normal mode. In the application where the ATA6621N supplies the microcontroller, wake-up from Sleep mode is only possible via LIN or pin WAKE.

If the device is switched into Sleep mode,  $V_{CC}$  ramps down without generating an undervoltage reset at pin NRES.









Figure 3-5. LIN Wake-up Waveform Diagram from Sleep Mode



#### 3.15.4 Pre-normal Mode

At system power-up the device automatically switches to Pre-normal mode. The voltage regulator is switched on  $V_{CC}$  = 5V ±2%/50 mA (see Figure 3-7 on page 13). The NRES output switches to low for  $t_{res}$  = 10 ms and sends a reset to the microcontroller. LIN communication is switched off and the watchdog is active. The ATA6621N stays in this mode until EN is switched to high.

If  $V_{Battery}$  ( $V_{S}$  < 4V) is powered down during Silent mode or Sleep mode, the IC powers up into Pre-normal mode. During this mode the TXD pin is an output.

#### 3.15.5 Unpowered Mode

If you connect battery voltage to the application circuit, the voltage at the VS pin increases due to the block capacitor (Figure 3-7 on page 13). When  $V_S$  becomes higher than the  $V_S$  undervoltage threshold  $V_{S\_th}$ , the IC mode changes from Unpowered mode to Pre-normal mode. The  $V_{CC}$  output voltage reaches its nominal value after  $t_{VCC}$ . This time depends on the  $V_{CC}$  capacitor and the load.

The NRES is low for the reset time delay t<sub>reset</sub>. During this time, no mode change is possible.

#### 3.15.6 Debug Mode

The watchdog is switched off with pin MODE high (5V) and in normal operation if it is tied to GND (see Figure 5-2 on page 24).

Table 3-1. Table of Modes

| Mode of<br>Operation | Transceiver | vcc | WD_OSC | TEMP | RXD | LIN       |
|----------------------|-------------|-----|--------|------|-----|-----------|
| Pre-normal           | Off         | 5V  | 2.5V   | 2V   | 5V  | RECESSIVE |
| Normal               | On          | 5V  | 2.5V   | 2V   | 5V  | RECESSIVE |
| Silent               | Off         | 5V  | 0V     | 0V   | 5V  | RECESSIVE |
| Sleep                | Off         | 0V  | 0V     | 0V   | 0V  | RECESSIVE |

#### 3.16 Wake-up Scenarios from Silent or Sleep Mode

#### 3.16.1 Remote Wake-up via Dominant Bus State

A falling edge at pin LIN followed by a dominant bus level maintained for a certain time period ( $t_{BUS}$ ) results in a remote wake-up request. The device switches to Pre-normal mode. The  $V_{CC}$  voltage regulator is activated, and the internal slave termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD to generate an interrupt in the microcontroller and a high level at pin TXD. The watchdog needs a trigger signal from PTRIG or NTRIG within the lead time  $t_D$  to avoid resets at NRES. (Figure 3-3 on page 8)

#### 3.16.2 Local Wake-up via Pin Wake

A falling edge at pin WAKE followed by a low level maintained for a certain time period ( $t_{WAKE}$ ) results in a local wake-up request. The extra long wake-up time ( $t_{WAKE}$ ) ensures that no transients as defined in ISO7637 create a wake-up. The device switches to Pre-normal mode. The internal slave termination resistor is switched on. The local wake-up request is indicated by a low level at pin RXD to generate an interrupt in the microcontroller and a low level at pin TXD. The watchdog needs a trigger signal from PTRIG or NTRIG within the lead time  $t_{\rm D}$  to avoid resets at NRES.

#### 3.16.3 Wake-up Source Recognition

The device can distinguish between a local wake-up request (pin WAKE) and a remote wake-up request (dominant LIN bus state). The wake-up source can be read on pin TXD in Pre-normal mode. A high level indicates a remote wake-up request and a low level indicates a local wake-up request. The wake-up request flag (signalled on pin RXD) as well as the wake-up source flag (signalled on pin TXD) are reset immediately, if the microcontroller sets pin EN to high (Figure 3-3 on page 8).

If the ATA6621N is in Sleep mode or Silent mode and the voltage at the LIN Bus falls to a value lower than VLINL < V<sub>S</sub> - 3.3V) (see "Electrical Characteristics" numbers 9.5 and 9.6) but remains higher than  $0.6 \times V_S$ , a local wake-up is indicated after the time  $t_{WAKE}$  by a low level at the pins RXD and TXD (Figure 3-6 on page 12).





Pre-normal Mode **Normal Mode LIN Bus** VLIN < V<sub>S</sub> - 1V and  $VLIN > 0.6 V_S$ **TXD** High Low RXD High Low Wake-up filtering time t<sub>WAKE</sub> VCC Silent mode Normal mode Pre-normal mode Regulator Wake-up time **EN High** ΕN Node in Silent mode **NRES** If undervoltage, switch to Pre-normal Mode Undervoltage detection active

Figure 3-6. Wake Up from Sleep/Silent Mode at an Insufficient Falling Edge at Pin LIN

#### 3.17 Fail-safe Features

- During a short circuit at LIN, the output limits the output current to I<sub>BUS\_LIM</sub>. Due to the power dissipation, the chip temperature exceeds T<sub>LINoff</sub> and the LIN output is switched off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. During LIN overtemperature switch-off, the V<sub>CC</sub> regulator works independently.
- The reverse current at pin LIN is very low (< 3  $\mu$ A) during loss of V<sub>BAT</sub> or GND. This is optimal behavior for bus systems where some slave modes are supplied from battery or ignition.
- During a short circuit at V<sub>CC</sub>, the output limits the output current to I<sub>VCCn</sub>. Because of undervoltage, NRES switches to low and sends a reset to the microcontroller. The IC switches into Pre-normal mode. If the chip temperature exceeds the value T<sub>VCCoff</sub>, the V<sub>CC</sub> output switches off. The chip cools down and after a hysteresis of T<sub>hys</sub>, switches the output on again. Because of Pre-normal mode, the V<sub>CC</sub> voltage will switch on again although EN is switched off from the microcontroller. The microcontroller can start its normal operation.
- Pin EN provides a pull-down resistor to force the transceiver into recessive mode if EN is disconnected.
- ullet Pin RXD is connected with 5 k $\Omega$  to V<sub>CC</sub>, if V<sub>Batt</sub> is disconnected V<sub>CC</sub> is at GND level
- Pin TXD provides a pull-up resistor to force the transceiver into recessive mode if TXD is disconnected.

- If the WD\_OSC pin has a short circuit to GND or the resistor is disconnected, the watchdog
  oscillator runs with a high frequency and guarantees a reset. In order to activate this feature
  in any condition it is recommended to enter the Silent mode (via the Normal mode) directly
  after power up.
- The WD\_OSC pin is a constant voltage regulator which supplies 2.5V for the external resistor ROSC to adjust the watchdog timing. This output is short circuit protected. A short circuit to GND causes a reset a pin NRES after typically 4 ms. An open circuit causes a reset at pin NRES after typically 7 ms.

#### 3.18 Voltage Regulator

The voltage regulator needs an external capacitor for compensation and to smooth the disturbances from the microcontroller. It is recommend to use an tantalum capacitor with C > 10  $\mu$ F and a ceramic capacitor with C = 100 nF. The values of these capacitors can be varied by the customer, depending on the application.

During mode change from Silent to Normal mode, the voltage regulator ramps up to 6V for only a few microseconds before it drops back to 5V. This behavior depends on the value of the load capacitor. With 4.7  $\mu$ F, the overshoot voltage has its greatest value. This voltage decreases with higher or lower load capacitors.

The main power dissipation of the IC is created from the  $V_{CC}$  output current  $I_{VCC}$ , which is needed for the application.

In Figure 3-8 on page 14 you see the safe operating range of the ATA6621N.



Figure 3-7. VCC Voltage Regulator: Ramp Up and Undervoltage





**Figure 3-8.** Power Dissipation: Safe Operating Area versus  $V_{CC}$  Output Current and Supply Voltage  $V_S$  at Different Ambient Temperatures with  $R_{thia}$  = 35 K/W



For programming purposes at the microcontroller it is potentially necessary to supply the VCC output via an external supply while the VS pin of the system basis chip is disconnected. This behavior is no problem for the system basis chip.

#### 3.19 Watchdog

The watchdog anticipates a trigger signal from the microcontroller at the NTRIG (negative edge) or the PTRIG (positive edge) input within a period time window of  $t_{wd}$ . The trigger signal must exceed a minimum time  $t_{trigmin} > 3 \ \mu s$ . If a triggering signal is not received, a reset signal will be generated at output NRES. The timing basis of the watchdog is provided by the internal oscillator, of which the time period  $T_{osc}$  is adjustable via the external resistor  $R_{wd}$  osc (10 k $\Omega$  to 120 k $\Omega$ ).

In Silent or Sleep mode, the watchdog is switched off to reduce current consumption.

Minimum time for first watchdog pulse is required after the undervoltage reset at NRES disappears and is defined as lead time  $t_{\rm d}$ .

#### 3.19.1 Typical Timing Sequence with $R_{wd osc} = 51 \text{ k}\Omega$

The trigger signal  $T_{wd}$  is adjustable between 2.9 ms and 33 ms via the external resistor  $R_{wd}$  osc.

For example, with an external resistor of  $R_{wd\_oscSC} = 51 \text{ k}\Omega \pm 1\%$ , the typical parameters of the watchdog come out as follows:

 $t_{OSC}$  = 12.5  $\mu s$  due to 51  $k\Omega$ 

 $t_d = 3922 \times 12.5 \ \mu s = 49 \ ms$ 

 $t_1 = 800 \times 12.5 \ \mu s = 10 \ ms$ 

 $t_2 = 840 \times 12.5 \,\mu s = 10.5 \,ms$ 

 $t_{nres} = 157 \times 12.5 \,\mu s = 1.96 \,ms$ 

After every reset the watchdog always starts with the lead time.

After ramping up the battery voltage  $V_S$  or wake up from Sleep mode, the 5V regulator is switched on. The reset output NRES stays low for the time  $t_{reset}$  (typically 10 ms), then it switches to high and the watchdog waits for the watchdog sequence from the microcontroller. This lead time  $t_d$  follows after the reset and is  $t_d = 49$  ms. After wake up from Silent mode the RXD switches to low. The lead time  $t_d$  follows the negative edge of this RXD signal. In this time, the first watchdog pulse from the microcontroller is required. If the trigger pulse NTRIG (or PTRIG, as the case may be) occurs during this time, the time  $t_1$  starts immediately. If no trigger signal occurs during the time  $t_d$ , a watchdog reset with  $t_{NRES} = 1.96$  ms will reset the microcontroller after  $t_d = 49$  ms. The times  $t_1$  and  $t_2$  have a fixed relationship with each other. A triggering signal from the microcontroller is anticipated within the time frame of  $t_2 = 10.5$  ms. To avoid false triggering from glitches, the trigger pulse must be longer than  $t_{trigg} > 3$   $\mu$ s. This slope serves to restart the watchdog sequence. Should the triggering signal fail in this open window  $t_2$ , the NRES output will be drawn to ground after  $t_2$ . A triggering signal during the closed window  $t_1$  causes NRES to immediately switch low.



**Figure 3-9.** Timing Sequence with  $R_{WD, OSC} = 51 \text{ k}\Omega$ 

#### 3.19.2 Worst Case Calculation with $R_{WO OSC} = 51 \text{ k}\Omega$

The internal oscillator has a tolerance of  $\pm 20\%$ . This means that  $t_1$  and  $t_2$  can also vary by  $\pm 20\%$ . The worst case calculation for the watchdog period  $T_{wd}$  the microcontroller has to provide is calculated as follows.

The ideal watchdog time  $t_{wd}$  is between  $(t_1 \text{maximum})$  and  $(t_1 \text{ minimum plus } t_2 \text{ minimum})$ .

$$\begin{split} t_{1,\text{min}} &= 0.8 \times t_1 = 8 \text{ ms, } t_{1,\text{max}} = 1.2 \times t_1 = 12 \text{ ms} \\ t_{2,\text{min}} &= 0.8 \times t_2 = 8.4 \text{ ms, } t_{2,\text{max}} = 1.2 \times t_2 = 12.6 \text{ ms} \\ T_{\text{wdmax}} &= t_{1\text{min}} + t_{2\text{min}} = 8 \text{ ms} + 8.4 \text{ ms} = 16.4 \text{ ms} \\ T_{\text{wdmin}} &= t_{1\text{max}} = 12 \text{ ms} \\ T_{\text{wd}} &= 14.2 \text{ ms} \pm 2.2 \text{ ms} \ (\pm 15\%) \end{split}$$





A microcontroller with an oscillator tolerance of  $\pm 15\%$  is sufficient to supply the trigger inputs correctly within the time period of  $t_{wd}$  = 14.2 ms ( $\pm 15\%$ ) in an application with  $R_{wd}$  osc = 51 k $\Omega$ 

**Table 3-2.** Table of Watchdog Timings

| Rwd_osc kΩ | Oscillator<br>Period<br>t <sub>osc</sub> /µs | Lead<br>Time<br>t <sub>d</sub> /ms | Closed<br>Window<br>t <sub>1</sub> /ms | Open Window t <sub>2</sub> /ms | Trigger Period from<br>microcontroller<br>t <sub>wd</sub> /ms | Reset time t <sub>nres</sub> /ms |
|------------|----------------------------------------------|------------------------------------|----------------------------------------|--------------------------------|---------------------------------------------------------------|----------------------------------|
| 10         | 2.6                                          | 10.2                               | 2.08                                   | 2.18                           | 2.90                                                          | 0.41                             |
| 51         | 12.5                                         | 49.4                               | 10                                     | 10.5                           | 14.2                                                          | 1.96                             |
| 91         | 22.4                                         | 87.8                               | 17.92                                  | 18.82                          | 25.45                                                         | 3.52                             |
| 120        | 29                                           | 113.7                              | 23.2                                   | 24.36                          | 32.94                                                         | 4.55                             |

#### 3.20 Temperature Monitor at Pin TEMP

In addition to the internal temperature monitoring of the voltage regulator, an additional sensor measures the junction temperature and provides a linearized voltage at the TEMP pin. Together with the analog functions of the microcontroller (for example, the analog comparator and the Analog-to-digital converter (ADC)), this enables the application to detect overload conditions and to take corresponding measures in order to prevent damage. An external capacitor buffers the voltage due to the input current of the ADC.

The sensor itself is built out of three diodes which are supplied by an internal BIAS current in Pre-normal mode and Normal mode. The typical voltage at T =  $27^{\circ}$ C is  $V_{temp} = 2.2V$  with a typical negative temperature coefficient of  $V_{TC,TEMP} = -5.05$  mV/k. In silent and sleep mode the  $20~\mu$ A current source is switched off.

Figure 3-10. Temperature Monitor



## 4. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                                                             | Symbol            | Min         | Тур | Max         | Unit     |
|------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|-----|-------------|----------|
| Supply voltage V <sub>S</sub>                                                                                          | V <sub>S</sub>    | -0.3        |     | +40         | V        |
| Pulse time $\leq$ 500 ms<br>T = 25°C<br>Output current I <sub>VCC</sub> $\leq$ 50 mA                                   | V <sub>S</sub>    |             |     | +40         | V        |
| Pulse time $\leq 2$ min<br>T = 25°C<br>Output current I <sub>VCC</sub> $\leq 50$ mA                                    | V <sub>S</sub>    |             |     | 27          | V        |
| WAKE DC and transient voltage (with 33 k $\Omega$ serial resistor) Transient voltage due to ISO7637 (coupling 1 nF)    |                   | -40<br>-150 |     | +40<br>+100 | V        |
| Logic pins (RXD, TXD, EN, NRES, PTRIG, NTRIG, VCC, PVCC, WD_OSC, TEMP)                                                 |                   | -0.3        |     | +6.5        | V        |
| Output current NRES                                                                                                    | I <sub>NRES</sub> | -2          |     | +2          | mA       |
| LIN - DC voltage - Transient voltage                                                                                   |                   | -40<br>-150 |     | +60<br>+100 | V        |
| V <sub>CC</sub><br>DC voltage                                                                                          |                   | -0.3        |     | 6.5         | V        |
| ESD (DIN EN 6100-4-2) According LIN EMC Test Specification 1.3 - Pin VS, LIN to GND - Pin WAKE (33 kΩ serial resistor) |                   | ±6<br>±5    |     |             | KV<br>KV |
| ESD HBM - All pins according to ESD S 5.1                                                                              |                   | ±2          |     |             | KV       |
| CDM ESD STM 5.3.1-1999<br>- All pins                                                                                   |                   | ±1          |     |             | KV       |
| Junction temperature                                                                                                   | T <sub>j</sub>    | -40         |     | +150        | °C       |
| Storage temperature                                                                                                    | T <sub>s</sub>    | -55         |     | +150        | °C       |
| Operating ambient temperature                                                                                          | T <sub>a</sub>    | -40         |     | +125        | °C       |
| Thermal resistance junction to heat slug                                                                               | R <sub>thjc</sub> |             |     | 10          | K/W      |
| Thermal resistance junction to ambient, where heat slug is soldered to PCB                                             | R <sub>thja</sub> |             | 35  |             | K/W      |
| Thermal shutdown of V <sub>CC</sub> regulator                                                                          |                   | 150         | 165 | 170         | °C       |
| Thermal shutdown of LIN output                                                                                         |                   | 150         | 165 | 170         | °C       |
| Thermal shutdown hysteresis                                                                                            |                   |             | 10  |             | °C       |





## 5. Electrical Characteristics

| No. | Parameters                                | Test Conditions                                                                              | Pin | Symbol               | Min  | Тур | Max           | Unit | Type* |
|-----|-------------------------------------------|----------------------------------------------------------------------------------------------|-----|----------------------|------|-----|---------------|------|-------|
| 1   | VS Pin                                    |                                                                                              |     |                      |      |     | •             |      |       |
| 1.1 | Nominal DC voltage range                  |                                                                                              |     | V <sub>S</sub>       | 5    |     | 18            | V    | А     |
| 1.2 | Supply current in Sleep mode              | Sleep mode $V_{lin} > V_{Bat} - 0.5V$ $V_{Bat} < 14V (25^{\circ}C \text{ to } 125^{\circ}C)$ |     | I <sub>VSsleep</sub> |      | 10  | 20            | μА   | А     |
| 1.3 | Supply current in Silent mode             | Bus recessive;<br>V <sub>Bat</sub> < 14V (25°C to 125°C)<br>Without load at VCC              |     | I <sub>VSsi</sub>    |      | 40  | 50            | μА   | А     |
| 1.4 | Supply current in Normal mode             | Bus recessive<br>Without load at VCC                                                         |     | I <sub>VSrec</sub>   |      |     | 4             | mA   | А     |
| 1.5 | Supply current in Normal mode             | Bus dominant<br>VCC load current 50 mA                                                       |     | I <sub>VSdom</sub>   |      |     | 55            | mA   | А     |
| 1.6 | VS undervoltage threshold                 |                                                                                              |     | VS <sub>th</sub>     | 4.15 | 4.5 | 5             | V    | А     |
| 1.7 | VS undervoltage threshold hysteresis      |                                                                                              |     | VS <sub>th_hys</sub> |      | 0.2 |               | V    | Α     |
| 2   | RXD Output Pin                            |                                                                                              |     |                      |      |     |               |      |       |
| 2.1 | Low-level input current                   | Normal mode; $V_{LIN} = 0V$<br>$V_{RXD} = 0.4V$                                              |     | IRXD                 | 2    | 5   | 8             | mA   | А     |
| 2.2 | Low-level output voltage                  | I <sub>RXD</sub> = 1 mA                                                                      |     | VRXDL                |      |     | 0.3           | V    | Α     |
| 2.3 | Internal 5 k $\Omega$ resistor to VCC     |                                                                                              |     | RRXD                 | 3    |     | 7             | kΩ   | А     |
| 3   | TXD Pin                                   |                                                                                              |     |                      |      |     |               |      | •     |
| 3.1 | Low-level voltage input                   |                                                                                              |     | $V_{TXDL}$           | -0.3 |     | +1.5          | V    | Α     |
| 3.2 | High-level voltage input                  |                                                                                              |     | $V_{TXDH}$           | 3.5  |     | VCC +<br>0.3V | V    | А     |
| 3.3 | Pull-up resistor                          | $V_{TXD} = 0V$                                                                               |     | R <sub>TXD</sub>     | 125  | 250 | 600           | kΩ   | Α     |
| 3.4 | High-level leakage current                | V <sub>TXD</sub> = 5V                                                                        |     | I <sub>TXD</sub>     | -3   |     | +3            | μΑ   | А     |
| 3.5 | Low-level output current at local wake-up | Pre-normal mode;<br>V <sub>TXD</sub> = 0.4V to 5V                                            |     | I <sub>TXDwake</sub> | 2    | 5   | 8             | mA   | А     |
| 4   | EN Input Pin                              |                                                                                              |     |                      |      |     |               |      |       |
| 4.1 | Low-level voltage input                   |                                                                                              |     | V <sub>ENL</sub>     | -0.3 |     | +1.5          | V    | Α     |
| 4.2 | High-level voltage input                  | _                                                                                            |     | V <sub>ENH</sub>     | 3.5  |     | VCC +<br>0.3V | V    | А     |
| 4.3 | Pull-down resistor                        | V <sub>EN</sub> = 5V                                                                         |     | R <sub>EN</sub>      | 125  | 250 | 600           | kΩ   | Α     |
| 4.4 | Low-level input current                   | V <sub>EN</sub> = 0V                                                                         |     | I <sub>EN</sub>      | -3   |     | +3            | μΑ   | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

| No.  | Parameters                                                                        | Test Conditions                                                                | Pin    | Symbol               | Min                                 | Тур  | Max         | Unit   | Type*  |
|------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|----------------------|-------------------------------------|------|-------------|--------|--------|
| 5    | NRES Output Pin                                                                   |                                                                                | 11.    | 1                    | I                                   | l .  |             |        |        |
| 5.1  | High-level output voltage                                                         | $V_S \ge 5.5V;$<br>$I_{nres} = -1 \text{ mA}$                                  |        | V <sub>NRESH</sub>   | 4.5                                 |      |             | V      | А      |
| 5.2  | Low-level output voltage                                                          | $V_S \ge 5.5V;$<br>$I_{nres} = +1 \text{ mA}$<br>$I_{nres} = +250 \mu\text{A}$ |        | V <sub>NRESL</sub>   |                                     |      | 0.2<br>0.14 | V<br>V | A<br>A |
| 5.3  | Low-level output low                                                              | 10 kΩto VCC;<br>$V_{CC} = 0.8V$                                                |        | V <sub>NRESLL</sub>  |                                     |      | 0.3         | V      | Α      |
| 5.4  | Undervoltage reset time                                                           | $V_{VS} \ge 5.5V$ $C_{NRES} = 20 \text{ pF}$                                   |        | t <sub>reset</sub>   | 7                                   |      | 13          | ms     | А      |
| 5.5  | Reset debounce time for falling edge                                              | $V_{VS} \ge 5.5V$ $C_{NRES} = 20 \text{ pF}$                                   |        | t <sub>res_f</sub>   |                                     |      | 3           | μs     | Α      |
| 6    | Voltage Regulator VCC                                                             | Pin in Normal and Pre-norma                                                    | l Mode | 1                    | l                                   | •    | •           | •      | ı      |
| 6.1  | Output voltage VCC                                                                | 5.5V < V <sub>S</sub> < 18V<br>(0 mA to 50 mA)                                 |        | VCC <sub>nor</sub>   | 4.9                                 |      | 5.1         | V      | А      |
| 6.2  | Output voltage VCC at low VS                                                      | 3.3V < V <sub>S</sub> < 5.5V                                                   |        | VCC <sub>low</sub>   | V <sub>VS</sub><br>- V <sub>D</sub> |      | 5.1         | V      | Α      |
| 6.3  | Regulator drop voltage                                                            | $V_{\rm S} > 4.0 \text{V}, \ I_{\rm VCC} = -20 \text{ mA}$                     |        | V <sub>D1</sub>      |                                     |      | 250         | mV     | Α      |
| 6.4  | Regulator drop voltage                                                            | $V_{\rm S} > 4.0 \text{V}, \ I_{\rm VCC} = -50 \text{ mA}$                     |        | $V_{D2}$             |                                     |      | 500         | mV     | Α      |
| 6.5  | Regulator drop voltage                                                            | $V_{\rm S} > 3.3 \text{V}, \ I_{\rm VCC} = -15 \text{ mA}$                     |        | V <sub>D3</sub>      |                                     |      | 200         | mV     | Α      |
| 6.6  | Output current                                                                    | V <sub>S</sub> > 3V                                                            |        | I <sub>vcc</sub>     | -50                                 |      |             | mA     | Α      |
| 6.7  | Output current limitation                                                         | V <sub>S</sub> > 0V                                                            |        | I <sub>VCCs</sub>    | -200                                | -130 |             | mA     | Α      |
| 6.8  | Load capacity                                                                     | 1Ω < ESR < $5Ω$ at 100 kHz                                                     |        | C <sub>load</sub>    | 1.8                                 | 2.2  |             | μF     | D      |
| 6.9  | VCC undervoltage threshold                                                        | Referred to VCC<br>V <sub>S</sub> > 5.5V                                       |        | V <sub>thunN</sub>   | 4.4                                 |      | 4.8         | V      | А      |
| 6.10 | Hysteresis of undervoltage threshold                                              | Referred to VCC<br>V <sub>S</sub> > 5.5V                                       |        | Vhys <sub>thun</sub> | 30                                  |      |             | mV     | А      |
| 6.11 | Ramp up time V <sub>S</sub> > 5.5V to VCC > 4.9V                                  | $C_{VCC}$ = 4.7 $\mu$ F<br>No load                                             |        | t <sub>VCC</sub>     |                                     |      | 300         | μs     | А      |
| 7    | Voltage Regulator VCC                                                             | Pin in Silent Mode                                                             |        |                      |                                     |      |             |        |        |
| 7.1  | Output voltage VCC                                                                | 5.5V < V <sub>S</sub> < 18V<br>(0 mA to 50 mA)                                 |        | VCC <sub>nor</sub>   | 4.65                                |      | 5.35        | V      | А      |
| 7.2  | Output voltage VCC at low VS                                                      | 3.3V < V <sub>S</sub> < 5.5V                                                   |        | VCC <sub>low</sub>   | V <sub>VS</sub><br>- V <sub>D</sub> |      | 5.1         | V      | А      |
| 7.3  | Regulator drop voltage                                                            | $V_{\rm S} > 3.3 \text{V}, \ I_{\rm VCC} = -15 \text{ mA}$                     |        | $V_D$                |                                     |      | 200         | mV     | Α      |
| 7.4  | At VCC undervoltage<br>threshold the state<br>switches back to<br>Pre-normal mode | Referred to VCC<br>V <sub>S</sub> > 5.5                                        |        | V <sub>thunS</sub>   | 3.9                                 |      | 4.4         | V      | А      |
| 7.5  | Hysteresis of undervoltage threshold                                              | Referred to VCC<br>V <sub>S</sub> > 5.5V                                       |        | Vhys <sub>thun</sub> | 40                                  |      |             | mV     | D      |
| 7.6  | Output current limitation                                                         | V <sub>S</sub> > 0V                                                            |        | I <sub>VCCs</sub>    | -200                                | -130 |             | mA     | Α      |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter





| No.  | Parameters                                                                                                                             | Test Conditions                                                                                     | Pin | Symbol                   | Min                  | Тур                   | Max                       | Unit           | Type* |
|------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|--------------------------|----------------------|-----------------------|---------------------------|----------------|-------|
| 8    |                                                                                                                                        | ad Conditions:<br>$\Omega$ ; Load2 (Large): 10 nF, 500 $\Omega$<br>cify the Timing Parameters for   |     |                          |                      |                       |                           |                |       |
| 8.1  | Driver recessive output voltage                                                                                                        | Load1 / Load2                                                                                       |     | V <sub>BUSrec</sub>      | 0.9 V <sub>S</sub>   |                       | V <sub>S</sub>            | V              | Α     |
| 8.2  | Driver dominant voltage                                                                                                                | $V_{VS} = 7V$<br>$R_{load} = 500\Omega$                                                             |     | V_LoSUP                  |                      |                       | 1.2                       | V              | Α     |
| 8.3  | Driver dominant voltage                                                                                                                | $V_{VS} = 18V$<br>$R_{load} = 500\Omega$                                                            |     | V_HiSUP                  |                      |                       | 2                         | V              | Α     |
| 8.4  | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub>                                                                                  | $V_{VS} = 7V$<br>$R_{load} = 1000\Omega$                                                            |     | V_LoSUP_1k               | 0.6                  |                       |                           | V              | Α     |
| 8.5  | Driver dominant voltage                                                                                                                | $V_{VS} = 18V$<br>$R_{load} = 1000\Omega$                                                           |     | V_HiSUP_1k_              | 0.8                  |                       |                           | V              | Α     |
| 8.6  | Pull-up resistor to VS                                                                                                                 | The serial diode is mandatory                                                                       |     | R <sub>LIN</sub>         | 20                   | 30                    | 60                        | kΩ             | Α     |
| 8.7  | Self-adapting current limitation V <sub>Bus</sub> = V <sub>Batt_max</sub>                                                              | T <sub>j</sub> = 125°C<br>T <sub>j</sub> = 27°C<br>T <sub>j</sub> = -40°C                           |     | I <sub>BUS_LIM</sub>     | 52<br>100<br>120     |                       | 110<br>170<br>230         | mA<br>mA<br>mA | А     |
| 8.8  | Input leakage current at<br>the receiver including<br>pull-up resistor as<br>specified                                                 | Input leakage current Driver off V <sub>BUS</sub> = 0V V <sub>Battery</sub> = 12V                   |     | I <sub>BUS_PAS_dom</sub> | -1                   |                       |                           | mA             | А     |
| 8.9  | Leakage current LIN recessive                                                                                                          | Driver off $8V < V_{Battery} < 18V$ $8V < V_{BUS} < 18V$ $V_{BUS} \ge V_{Batt}$                     |     | I <sub>BUS_PAS_rec</sub> |                      | 15                    | 20                        | μΑ             | А     |
| 8.10 | Leakage current when control unit disconnected from ground. Loss of local ground must not affect communication in the residual network | GND <sub>Device</sub> = V <sub>S</sub><br>V <sub>Battery</sub> = 12V<br>0V < V <sub>BUS</sub> < 18V |     | I <sub>BUS_NO_gnd</sub>  | -10                  | 0.5                   | 10                        | μА             | А     |
| 8.11 | Node has to sustain the current that can flow under this condition. Bus must remain operational under this condition                   | V <sub>Battery</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V   |     | I <sub>BUS</sub>         |                      | 0.5                   | 3                         | μА             | А     |
| 9    | LIN Bus Receiver                                                                                                                       |                                                                                                     |     |                          |                      |                       |                           |                |       |
| 9.1  | Center of receiver threshold                                                                                                           | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec}) / 2$                                                    |     | V <sub>BUS_CNT</sub>     | 0.475 V <sub>S</sub> | 0.5<br>V <sub>S</sub> | 0.525 –<br>V <sub>S</sub> | ٧              | Α     |
| 9.2  | Receiver dominant state                                                                                                                | V <sub>EN</sub> = 5V                                                                                |     | V <sub>BUSdom</sub>      | -27                  |                       | 0.4 V <sub>S</sub>        | V              | Α     |
| 9.3  | Receiver recessive state                                                                                                               | V <sub>EN</sub> = 5V                                                                                |     | V <sub>BUSrec</sub>      | 0.6 V <sub>S</sub>   |                       | 40                        | V              | Α     |
| 9.4  | Receiver input hysteresis                                                                                                              | $V_{HYS} = V_{th\_rec} - V_{th\_dom}$                                                               |     | V <sub>BUShys</sub>      | 0.028 V <sub>S</sub> | 0.1 V <sub>S</sub>    | 0.175 V <sub>S</sub>      | V              | Α     |
| 9.5  | Wake detection LIN<br>High-level input voltage                                                                                         |                                                                                                     |     | V <sub>LINH</sub>        | V <sub>S</sub> – 1V  |                       | V <sub>S</sub> + 0.3V     | ٧              | Α     |
| 9.6  | Wake detection LIN Low-level input voltage                                                                                             | Initializes a wake-up signal                                                                        |     | V <sub>LINL</sub>        | -27                  |                       | V <sub>S</sub> – 3.3V     | V              | А     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

| No.  | Parameters                                                                    | Test Conditions                                                                                                                                                                                         | Pin     | Symbol                                             | Min         | Тур      | Max       | Unit                   | Type* |
|------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------|-------------|----------|-----------|------------------------|-------|
| 10   | 10 Internal Timers                                                            |                                                                                                                                                                                                         |         |                                                    |             |          |           |                        |       |
| 10.1 | Dominant time for wake-up via LIN bus                                         | V <sub>LIN</sub> = 0V                                                                                                                                                                                   |         | t <sub>bus</sub>                                   | 30          | 90       | 150       | μs                     | А     |
| 10.2 | Time delay for mode<br>change from Pre-normal<br>to Normal mode via pin<br>EN | V <sub>EN</sub> = 5V                                                                                                                                                                                    |         | t <sub>norm</sub>                                  | 5           | 15       | 20        | μs                     | А     |
| 10.3 | Time delay for mode<br>change from Normal into<br>Sleep mode via pin EN       | V <sub>EN</sub> = 0V                                                                                                                                                                                    |         | t <sub>sleep</sub>                                 | 2           | 7        | 15        | μs                     | А     |
| 10.4 | TXD dominant time-out timer                                                   | $V_{TXD} = 0V$                                                                                                                                                                                          |         | t <sub>dom</sub>                                   | 6           | 10       | 20        | ms                     | А     |
| 10.5 | Duty cycle 1                                                                  | $\begin{array}{l} TH_{Rec(max)} = 0.744 \times V_S; \\ TH_{Dom(max)} = 0.581 \times V_S; \\ V_S = 7.0V \text{ to } 18V; t_{Bit} = 50  \mu s \\ D1 = t_{bus\_rec(min)} / (2 \times t_{Bit}) \end{array}$ |         | D1                                                 | 0.396       |          |           |                        | А     |
| 10.6 | Duty cycle 2                                                                  | $\begin{array}{l} TH_{Rec(min)} = 0.422 \times VS; \\ TH_{Dom(min)} = 0.284 \times VS; \\ V_{S} = 7.0V \text{ to } 18V; t_{Bit} = 50  \mu s \\ D2 = t_{bus\_rec(max)} / (2 \times t_{Bit}) \end{array}$ |         | D2                                                 |             |          | 0.581     |                        | А     |
| 10.7 | Slope time falling and rising edge at LIN                                     | Slope time dominant and recessive edges                                                                                                                                                                 |         | t <sub>SLOPE_fall</sub><br>t <sub>SLOPE_rise</sub> | 3.5         |          | 22.5      | μs                     | А     |
| 10.8 | Time of low pulse for wake-up via pin WAKE                                    | V <sub>WAKE</sub> = 0V                                                                                                                                                                                  |         | t <sub>WAKE</sub>                                  | 60          | 130      | 200       | μs                     | А     |
| 11   | Internal Receiver Electr                                                      | ical AC Parameters of the LIN                                                                                                                                                                           | Physica | l Layer LIN F                                      | Receiver, F | RXD Load | Condition | s (C <sub>RXD</sub> ): | 20 pF |
| 11.1 | Propagation delay of receiver (Figure 5-1 on page 23)                         | $t_{rec\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$                                                                                                                                                           |         | t <sub>rx_pd</sub>                                 |             |          | 6         | μs                     | А     |
| 11.2 | Symmetry of receiver propagation delay rising edge minus falling edge         | $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$                                                                                                                                                               |         | t <sub>rx_sym</sub>                                | -2          |          | 2         | μs                     | А     |
| 12   | Watchdog Input PTRIG                                                          | and NTRIG                                                                                                                                                                                               |         |                                                    |             |          |           |                        |       |
| 12.1 | Watchdog input high-level threshold                                           |                                                                                                                                                                                                         |         | V_H <sub>PTRIG</sub>                               | 3.5         |          |           | V                      | А     |
| 12.2 | Watchdog input low threshold                                                  |                                                                                                                                                                                                         |         | V_L <sub>PTRIG</sub>                               |             |          | 1.5       | V                      | А     |
| 12.3 | Internal pull down PTRIG<br>Internal pull down PTRIG                          |                                                                                                                                                                                                         |         | Rpd <sub>PTRIG</sub><br>Rpu <sub>NTRIG</sub>       | 250         |          | 600       | kΩ                     | А     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter





| No.  | Parameters                                       | Test Conditions                                      | Pin | Symbol              | Min                 | Тур  | Max                   | Unit   | Type* |
|------|--------------------------------------------------|------------------------------------------------------|-----|---------------------|---------------------|------|-----------------------|--------|-------|
| 13   | Watchdog Oscillator                              | •                                                    | 1   | l.                  |                     |      |                       |        | 1     |
| 13.1 | Voltage at WD_OSC in Normal mode                 | I <sub>WD_OSC</sub> = -250 μA                        |     | V <sub>WD_OSC</sub> | 2.3                 | 2.5  | 2.7                   | V      | Α     |
| 13.2 | Possible values of resistor                      |                                                      |     | Rosc                | 10                  |      | 120                   | kΩ     | D     |
| 13.3 | Oscillator period                                | $R_{OSC} = 10 \text{ k}\Omega$                       |     | t <sub>osc</sub>    | 2.1                 | 2.6  | 3.1                   | μs     | Α     |
| 13.4 | Oscillator period                                | $R_{OSC} = 51 \text{ k}\Omega$                       |     | t <sub>osc</sub>    | 10                  | 12.5 | 15                    | μs     | Α     |
| 13.5 | Oscillator period                                | $R_{OSC} = 91 \text{ k}\Omega$                       |     | t <sub>osc</sub>    | 17.9                | 22.4 | 26.8                  | μs     | Α     |
| 13.6 | Oscillator period                                | $R_{OSC} = 120 \text{ k}\Omega$                      |     | t <sub>osc</sub>    | 23.2                | 29   | 34.8                  | μs     | Α     |
| 14   | Watchdog Timing Relat                            | ive to t <sub>osc</sub>                              | •   | •                   |                     |      | <u>'</u>              |        |       |
| 14.1 | Watchdog lead time after reset                   |                                                      |     | t <sub>d</sub>      |                     | 3922 |                       | cycles | Α     |
| 14.2 | Watchdog closed window                           |                                                      |     | t <sub>1</sub>      |                     | 800  |                       | cycles | Α     |
| 14.3 | Watchdog open window                             |                                                      |     | t <sub>2</sub>      |                     | 840  |                       | cycles | Α     |
| 14.4 | Watchdog reset time<br>NRES                      |                                                      |     | t <sub>nres</sub>   |                     | 157  |                       | cycles | Α     |
| 15   | Temperature Monitor at                           | Pin TEMP                                             | •   |                     |                     |      |                       |        | •     |
| 15.1 | Voltage at TEMP in<br>Normal mode<br>(T = -40°C) | $I_{TEMP} = \pm 3 \mu A$                             |     | V <sub>TEMP</sub>   | 2.35                |      | 2.7                   | V      | А     |
| 15.1 | Voltage at TEMP in<br>Normal mode (T = 27°C)     | $I_{TEMP} = \pm 3 \mu A$                             |     | V <sub>TEMP</sub>   | 2.0                 |      | 2.35                  | V      | Α     |
| 15.1 | Voltage at TEMP in<br>Normal mode<br>(T = 125°C) | $I_{TEMP} = \pm 3 \mu A$                             |     | V <sub>TEMP</sub>   | 1.4                 |      | 1.9                   | V      | А     |
| 15.2 | Short current at TEMP                            | VTEMP = 0V                                           |     | I <sub>TEMP</sub>   | -30                 |      | -15                   | μΑ     | Α     |
| 15.3 | Temperature gradient                             |                                                      |     | $V_{TC,TEMP}$       | 4.8                 | 5.05 | 5.3                   | mV/k   | С     |
| 16   | Wake Pin                                         |                                                      |     |                     | -                   |      |                       |        | 1     |
| 16.1 | High-level input voltage                         |                                                      |     | $V_{WAKEH}$         | V <sub>S</sub> – 1V |      | $V_{S} + 0.3V$        | V      | Α     |
| 16.2 | Low-level input voltage                          | Initializes a wake-up signal                         |     | V <sub>WAKEL</sub>  | -27                 |      | V <sub>S</sub> – 3.3V | V      | Α     |
| 16.3 | Wake pull-up current                             | V <sub>S</sub> < 27V, V <sub>Wake</sub> = 0V         |     | I <sub>WAKE</sub>   | -30                 | -10  |                       | μΑ     | Α     |
| 16.4 | High-level leakage current                       | V <sub>S</sub> = 27V; V <sub>Wake</sub> = 27V        |     | I <sub>WAKEL</sub>  | <b>-</b> 5          |      | +5                    | μΑ     | Α     |
| 17   | Mode Input Pin                                   |                                                      | •   | •                   |                     |      | <u>'</u>              |        |       |
| 17.1 | Low-level voltage input                          |                                                      |     | V <sub>MODEL</sub>  | -0.3                |      | +0.8V                 | V      | Α     |
| 17.2 | High-level voltage input                         |                                                      |     | V <sub>MODEH</sub>  | 2                   |      | V <sub>S</sub> + 0.3V | V      | Α     |
| 17.3 | High-level leakage current                       | V <sub>MODE</sub> = VCC or<br>V <sub>MODE</sub> = 0V |     | I <sub>MODE</sub>   | -3                  |      | +3                    | μΑ     | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Figure 5-1. Definition of Bus Timing Parameters







Figure 5-2. Application Circuit



Figure 5-3. Application Circuit with External NPN







# 6. Ordering Information

| Extended Type Number | Package | Remarks                         |
|----------------------|---------|---------------------------------|
| ATA6621N-PGPW        | QFN20   | Pb-free, 1.5k, taped and reeled |
| ATA6621N-PGQW        | QFN20   | Pb-free, 6k, taped and reeled   |

# 7. Package Information

Package: QFN 20 - 5 x 5 Exposed pad 3.1 x 3.1

Dimensions in mm

Not indicated tolerances ± 0.05



# 8. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.     | History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4887H-AUTO-12/07 | Section 3.1 "Physical Layer Compatibility" on page 3 added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4887G-AUTO-10/07 | Section 6 "Ordering Information" on page 26 changed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4887F-AUTO-07/07 | <ul> <li>Put datasheet in a new template</li> <li>Capital T for time generally changed in a lower case t</li> <li>Section 3.3 "Undervoltage Reset Output (NRES)" on page 4 added</li> <li>Section 3.14.3 "Sleep Mode" on page 9 changed</li> <li>Section 3.16 "Fail-safe Features" on page 13 changed</li> <li>Section 3.17 "Voltage Regulator" on page 14 changed</li> <li>Section 3.18 "Watchdog" on page 14 changed</li> <li>Section 4 "Absolute Maximum Ratings" on page 17 changed</li> <li>Section 5 "Electrical Characteristics" numbers 5.1 and 6.8 changed</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4887E-AUTO-04/07 | <ul> <li>Section title 3.6 on page 4 renamed</li> <li>Section 3.7 "TXD Dominant Time-out Function" on page 5 changed</li> <li>Figure 3-3 "LIN Wake-up Waveform Diagram from Silent Mode on page 8 changed</li> <li>Section 3.13.4 "Pre-normal Mode" on page 9 changed</li> <li>Figure 3-5 "LIN Wake-up Waveform Diagram from Sleep Mode" on page 10 changed</li> <li>Section 3.14.1 "Remote Wake-up via Dominant Bus State" on page 11 changed</li> <li>Section 3.14.2 "Local Wake-up via Pin Wake" on page 11 changed</li> <li>Section 3.14.3 "Wake-up Source Recognition" on page 11 changed</li> <li>Figure 3-6 "Wake-up from Sleep/Silent Mode at an Insufficient Falling Edge at Pin LIN" on page 12 changed</li> <li>Figure title 3-8 on page 14 renamed</li> <li>Section 5 "Electrical Characteristics" number 3.5 on page 18 changed</li> <li>Figure 5-2 "Application Circuit" on page 24 changed</li> <li>Figure 5-3 "Application Circuit with External NPN" on page 25 changed</li> </ul> |
| 4887D-AUTO-12/06 | <ul> <li>Put datasheet in a new template</li> <li>Table 2-1 "Pin Description" on page 3 changed</li> <li>Section 3.1 "Supply Pin (VS)" on page 4 changed</li> <li>Section 3.7 "TXD Dominant Time-out Function" on page 5 changed</li> <li>Section 3.13.3 "Sleep Mode" on page 8 changed</li> <li>Section 3.14 in "Wake-up Scenarios from Silent or Sleep Mode" renamed</li> <li>Section 3.15 "Fail-safe Features" on page 11 changed</li> <li>Section 3.18 "Temperature Monitor at Pin TEMP" changed</li> <li>Table "Electrical Characteristics" numbers 10.4, 13.2 and 15.3 on pages 20 to 21 changed</li> <li>Table "Electrical Characteristics" numbers 17.1, 17.2 and 17.3 on page 22 added</li> <li>Section 6 "Ordering Information" on page 25 changed</li> </ul>                                                                                                                                                                                                                             |





#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex

France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

Technical Support auto\_control@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.